# High CMRR Voltage Mode Instrumentation Amplifier Using a New CMOS Differential Difference Current Conveyor Realization

T. Ettaghzouti<sup>1,2</sup>, M. Bchir<sup>2</sup>, and N. Hassen<sup>2</sup>

<sup>1</sup> Physics Department, College of Science and Arts, Qurayate, Jouf University, Saudi Arabia <sup>2</sup> Micro-Electronics and Instrumentation Laboratory, University of Monastir, Tunisia Email: thourayataghzouti@yahoo.fr; bchir-mounira@live.fr; nejib.hassen@fsm.rnu.tn

Abstract—This paper describes a new CMOS realization of differential difference current conveyor circuit (DDCC). The proposed design offers enhanced characteristics compared to DDCC circuits previously exhibited in the literature. It is characterized by a wide dynamic range with good accuracy through the use of adaptive biasing circuit instead of a constant bias current source as well as a wide bandwidth (560 MHz) and a low parasitic resistance at terminal X about 6.86  $\Omega$ . A voltage mode instrumentation amplifier circuit (VMIA) composed of a DDCC circuit and two active grounded resistances is shown as application. The proposed VMIA circuit is intended for high frequency offers significant applications. This configuration improvement in accuracy as compared to the state of the art. It is characterized by a controllable gain, a large dynamic range with Total Harmonic Distortion (THD) less than 0.27 %, a low noise density  $(22 \text{ nV/Hz}^{1/2})$  with a power consumption about 0.492 mW and a wide bandwidth nearly 83 MHz. All proposed circuits are simulated by TSPICE using CMOS 0.18 µm TSMC technology with ±0.8 V supply voltage to verify the theoretical results.

*Index Terms*—Differential Difference Current Conveyor (DDCC), Adaptive biasing circuit, Instrumentation Amplifier (IA), Voltage mode, Common-Mode Rejection Ratio (CMRR).

# I. INTRODUCTION

An instrumentation amplifier is an important electronic device widely applied to amplify the small differential signals in the presence of large common-mode interference. This integrated circuit presents a kind of differential amplifier family which can be found in medical instrumentation [1]-[5], readout circuits of biosensor [6], [7], data acquisition and signal processing [8].

The first proposed instrumentation amplifier circuit is built of three operational amplifier integrated circuits and seven resistances. This circuit is characterized by major cons which are the limitations of the bandwidth and the common-mode rejection ratio (CMRR). To solve these problems, novel instrumentation amplifier topologies were introduced in the literature. In 2010, Erkan Yuce has proposed four instrumentation amplifier (IA) topologies, one of which is current-mode (CM) while the others are voltage-mode (VM), using current feedback operational amplifiers (CFOAs) [9]. In 2013, a new design of a chopper current mode instrumentation amplifier composed by two second generation current conveyor circuits was presented. This circuit aims to be the reading circuit of a high precision temperature sensor [10]. In 2016, a new design of a current mode instrumentation amplifier (CMIA) based on the flipped voltage follower (FVF) was proposed [11].

In this paper, a high performance differential difference current conveyor circuit (DDCC) operated at  $\pm 0.8$  V is presented. Through the use of a modified flipped voltage follower cell as an adaptive biasing circuit and compensation impedances in form of a resistance in series with a capacitor, this circuit is characterized by a voltage dynamic range about  $\pm 0.62$  V with THD less than 0.25%, a low parasitic impedance at terminal X (6.86  $\Omega$ ) and wide bandwidth about 558 MHz. Also, the current mode responses of DDCC circuit show a  $\pm 0.35$  mA dynamic range and a bandwidth about 560 MHz. The power consumption is about 0.472 mW.

As an application, a controlled voltage mode instrumentation amplifier circuit using a DDCC circuit and two grounded active resistances is proposed. This circuit is intended for high frequency applications. It is characterized by controlled gain, wide bandwidth about 83 MHz, a high CMRR (146 dB) and power consumption about 0.492 mW.

# II. ADAPTIVE BIASING

The adaptive biasing circuit presents a typical solution very used in the modern applications to solve the problem of the large bias current [12], [13]. This circuit is characterized by a high input impedance, a low output resistance, high precision currents and the possibility to operate with a lower voltage supply.

The schematic diagram of differential pair polarized by adaptive biasing circuit [14], [15] is presented in Fig. 1. This technique allows to couple the differential pair by two DC voltage level shifters.

Manuscript received September 5, 2019; revised October 20, 2019; accepted November 4, 2019.

Corresponding author: Thouraya Ettaghzouti (email: thourayataghzouti@yahoo.fr).



Fig. 1. Schematic diagram of differential pair biased by adaptive biasing circuit.

The current drain expression of differential pair operating in saturation mode is given by :

$$I = \frac{\beta}{2} \left( V_{SG} - \left| V_{TP} \right| \right)^2 \tag{1}$$

where  $\beta = \mu_p C_{ox}(W/L)$ ,  $V_{SG}$  is the source gate voltage of transistor,  $V_{TP}$  is threshold voltage, W is gate width, L is gate length,  $C_{ox}$  is the gate oxide capacitance per unit area,  $\mu_n$  is charge carrier effective mobility.

Assuming that the transistors M1 and M2 are identical, the differential output current  $(I_d)$  is defined as :

$$I_{d} = I_{1} - I_{2} = \frac{\beta}{2} \left( V_{SG1} + V_{SG2} - 2 |V_{TP}| \right) \left( V_{SG1} - V_{SG2} \right)$$
(2)

In order to obtain a linear differential current  $(I_d)$ , the term  $V_{SG1}+V_{SG2}-2|V_{TP}|$  must have a constant value. As solution, two floating DC voltage sources with values  $V_B-|V_{TP}|$  have been integrated, as shown in Fig. 1.

The sum and difference relationships between  $V_{SG1}$  and  $V_{SG2}$  are given by :

$$V_{SG1} + V_{SG2} = 2(V_B + |V_{TP}|)$$
(3)

$$V_{SG1} - V_{SG2} = 2(V_1 - V_2)$$
(4)

The differential output current expression has become

$$I_{d} = 2\beta V_{B} (V_{1} - V_{2}) = g_{m} (V_{1} - V_{2})$$
(5)

where  $g_m$  is the trans-conductance.

The linear input signal range and the linear output signal range are delimited respectively by

$$\left|V_1 - V_2\right| < V_B \tag{6}$$

$$I_d < 2\beta V_B^2 \tag{7}$$

Fig. 2 shows different CMOS source follower topologies. The common drain amplifier is presented in Fig. 2 (a). It presents the simplest design of a high linearity unity buffer [16]. This circuit can be operated with a minimum supply voltage:

$$V_{DD,\min} - V_{\rm ss,\min} = V_{SD1,sat} + V_{SD2,sat} \tag{8}$$

Also, this circuit can be used as a voltage follower where the output voltage follows the input voltage with a DC level shift ( $V_{SG1}$ ):



Fig. 2. Voltage buffer: (a) common-drain, (b) flipped voltage follower (c) folded flipped voltage follower, and (d) modified folded flipped voltage follower.

$$V_{OUT} = V_{IN} + V_{SG1} \tag{9}$$

Regarding behavior of large-signal, this circuit is capable to sink a large current from the load, but its sourcing capability is limited by the current drain of transistor M2. The major disadvantage of this circuit is that the current through the transistor M1 depends on the output current. Consequently, the voltage gain is less than unity.

The voltage gain and the output resistance expressions are given by:

$$\frac{V_{OUT}}{V_{IN}} = \frac{r_{o1}r_{o2}g_m}{r_{o1} + r_{o2} + r_{o1}r_{o2}g_m}$$
(10)

$$R_{OUT} = \frac{r_{o1}r_{o2}}{r_{o1} + r_{o2}} \tag{11}$$

The circuit shown in Fig. 2 (b) presents a modified voltage follower circuit named flipped voltage follower (FVF) [17], [18]. The drain current transistor M1 is kept constant, regardless of the output current, through to the use of transistor M3 as a source of bias current. Considering that the short-channel effect  $V_{SG,M1}$  held constant, the voltage gain is unity. Contrary to the classic voltage follower, this circuit is able to source a large amount of current. But, its damping capability is limited by the current through the transistor M1. The large sourcing capability is due to the low impedance at the output node.

The voltage gain and the output resistance expressions are given by :

$$\frac{V_{oUT}}{V_{IN}} = \frac{r_{o1}r_{o2}r_{o3}g_{m1}g_{m2}}{r_{o2} + r_{o2}r_{o3}g_{m2} + r_{o1}r_{o2}g_{m1} + r_{o1}r_{o2}r_{o3}g_{m1}g_{m2}}$$
(12)

$$R_{OUT} = \frac{r_{o1}r_{o2} + r_{o2}r_{o3}}{r_{o1} + r_{o2} + r_{o3} + r_{o1}r_{o2}r_{o3}g_{m1}g_{m2}}$$
(13)

The minimum supply voltage used to power FVF circuit is expressed by :

$$V_{DD,\min} - V_{SS,\min} = V_{SD_{M3},sat} + V_{SD_{M2},sat} + |V_{TP2}|$$
(14)

The linear operation region of FVF circuit is still valid for transistors M1 and/or M2 operated in saturation region. The valid region of limited common mode input voltage range is expressed by :

$$V_{SS} + V_{DS_{M3},sat} - |V_{TP1}| < V_{CM} < V_{DD} - V_{SD_{M2},sat} - V_{SD_{M1},sat} - |V_{TP1}|$$
(15)

The folded flipped voltage follower (FFVF) presented in Fig. 2 (c) is introduced as a solution for the limited current delivering capability of FVF [19]. The transistor M4 provides additional current whenever it is required by load. Therefore, this circuit is capable to sink and provide large current. The voltage gain and the output resistance expressions are given by :

$$\frac{V_{OUT}}{V_{IN}} = \frac{r_{\Pi}g_{m1}(g_{m2} + g_{m4})}{(r_{o1} + r_{o3})(r_{o4} + r_{o2}) + r_{\Pi}g_{m1}(g_{m2} + g_{m4})}$$
(16)

$$R_{OUT} = \frac{r_{o2}r_{o4}\left(r_{o1} + r_{o3}\right)}{\left(r_{o1} + r_{o3}\right)\left(r_{o4} + r_{o2}\right) + r_{\Pi}g_{m1}\left(g_{m2} + g_{m4}\right)} \quad (17)$$

where  $r_{\Pi} = r_{o1} r_{o2} r_{o3} r_{o4}$ .

4.5

4.0

3.5 3.0

2.5

2.0

15

1.0

05

0.0

Output resistance (k $\Omega$ )

The minimum supply voltage used to power FFVF circuit is expressed by:

Common-drain

Flipped voltage follower Folded flipped voltage follower Modified Folded flipped voltage followe

100k

Frequency (Hz) Fig. 4. Variation of output impedances according to frequency.

$$V_{DD,\min} - V_{SS,\min} = V_{SD_{M2},\text{sat}} + V_{DS_{M4},\text{sat}} + |V_{TP2}| + |V_{TP4}| \quad (18)$$

The valid region of limited common mode input voltage range is expressed by

$$V_{SS} + V_{DS_{M4},sat} + |V_{TP4}| - |V_{TP1}| < V_{CM} < V_{DD} - V_{SD_{M2},sat} - V_{SD_{M1},sat} - |V_{TP1}|$$
(19)

The modified folded flipped voltage follower (FFVF) is presented in Fig. 2 (d). The transistor M5 has been integrated in order to minimize the output impedance.

The voltage gain and the output resistance expressions are given by (20) and (21).

The characteristics for all voltage follower circuits have been estimated by TSPICE using 0.18  $\mu$ m CMOS TSMC with  $\pm 0.8$  V supply voltage. The output voltage variations according to the input voltage variations show the same linear behavior over an input voltage range from -0.8 V to 0.45 V, as presented in Fig. 3.

From Fig. 4, it can be noticed that, the output impedance of modified folded flipped voltage follower at low frequency is less than those of flipped FVF, conventional FVF and common drain amplifier. The output impedances present resistive behaviors equal respectively to 170  $\Omega$ , 461.2  $\Omega$ , 873.9  $\Omega$  and 4.52 k $\Omega$  up to 0.6 GHz.



Fig. 3. DC voltage transfer characteristics.

$$\frac{V_{OUT}}{V_{IN}} = \frac{r_{o2}r_{o4}r_{o5}g_{m1}g_{m3}g_{m4}g_{m5} + r_{02}r_{o4}r_{o5}g_{m1}g_{m3}g_{m5}\left(g_{m3} + g_{m2}\right)}{r_{o2}g_{m3}\left(g_{m3} + r_{o4}r_{o5}g_{m1}g_{m4}g_{m5}\right) + r_{o5}r_{o4}g_{m3}g_{m5}\left(g_{m3} + g_{m1}r_{02}\left(g_{m3} + g_{m2}\right)\right)}$$
(20)

$$R_{OUT} = \frac{r_{o1}r_{o4}r_{o5}g_{m5}g_{m3}^{2}}{r_{o4}r_{o5}g_{m5}(r_{o1}g_{m1}g_{m3} + g_{m2})(g_{m3} + g_{m4}) + r_{o1}g_{m3}(g_{m3} + r_{o4}r_{o5}g_{m2}g_{m4}g_{m5})}$$
(21)

# III. DIFFERENTIAL DIFFERENCE CURRENT CONVEYOR CIRCUIT DDCC

#### A. Circuit Description

The differential difference current conveyor circuit was introduced as new active building block in 1996 by W. Chiu *et al.* [20]. This circuit has three voltage input terminals (Y1, Y2, Y3) with high impedances, a current input terminal (X) with a low impedance and a current output terminal (Z) with a high impedance. The relationships between voltage and current terminals can be expressed in the real case by (22).

10G

where  $\beta_j=1-\varepsilon_{vj}$  for (j=1, 2, 3) and  $\alpha=1-\varepsilon_i$ , whereas  $\varepsilon_{vj}$  and  $\varepsilon_i$  ( $|\varepsilon_{vj}|<<1$  and  $|\varepsilon_i|<<1$ ) represent voltage and current tracking errors of circuit, respectively. There are two types of DDCC depending on the sign of  $\alpha$ , namely positive-type (DDCC+) or negative-type (DDCC-).

The overall CMOS circuit of the proposed DDCC is shown in Fig. 5. The input stage is composed by two PMOS differential pairs (M1, M2) and (M3, M4) biased by two adaptive biasing circuits, composed by CMOS source follower shown in Fig. 3 (d), and three current mirrors (M5, M6), (M7, M8) as well as (M9, M10) such as the drains of M6 and M8 are connected respectively to M9 and M10.

The offset voltage expression among the input voltages  $(V_{Y1}, V_{Y2}, V_{Y3})$  and the output voltage  $(V_X)$  is given by

$$\Delta V = V_X - \left(V_{Y_1} - V_{Y_2} + V_{Y_3}\right)$$
  

$$\approx \sqrt{2}\lambda_p \left[V_{D1}\left(\sqrt{\frac{I_{D1}}{\beta_1}} - \sqrt{\frac{I_{D3}}{\beta_3}}\right) - V_{D2}\left(\sqrt{\frac{I_{D2}}{\beta_2}} - \sqrt{\frac{I_{D4}}{\beta_4}}\right)\right]$$
(23)

where  $\lambda p$  is the channel length modulation parameter.  $(V_{D1}, V_{D2}, V_{D3}, V_{D4})$  and  $(I_{D1}, I_{D2}, I_{D3}, I_{D4})$  are the drain voltages and the drain currents of transistors M1, M2, M3 and M4.

It is clear that the offset voltage is null because the two pair differentials M1-M2 and M3-M4 have the same characteristics and the sum of drain currents  $I_1+I_3$  and  $I_2+I_4$  are equal since the drain terminals of transistors M6 and M8 are connected respectively to the drain terminals of transistors M9 and M10.



Fig. 5. Proposed differential difference current conveyor circuit (DDCC).

The output stage composed of transistors M11 to M20 is constituted by two current mirrors and two offset adjustments. The current mirror M12-M15 has the same current drain than the two current mirrors M5-M6 and M7-M8 since the drain terminal of transistor M11 is connected to the drain terminal of transistor M13. Moreover, the connection of two drain terminals of transistors M14 and M15 respectively to the drain terminals of transistors M17 and M18 check the second property of the DDCC circuit.

$$I_X = I_Z \tag{24}$$

According to the small-signal equivalent circuit

analysis, the expressions of  $\beta_j$  are given as following, while taking into account that the transistors of NMOS and PMOS current mirrors are characterized by same trans-conductance ( $g_{mN}, g_{mP}$ ) and same resistor seen at the drain of transistor ( $r_N, r_P$ ):

$$\beta_{1} = \frac{V_{X}}{V_{Y1}} = \frac{r_{N}^{3} r_{P}^{3} g_{mP} g_{mN} \left(g_{m2} + g_{m1}\right)}{\left(r_{P} + r_{N}\right)^{3} + r_{N}^{3} r_{P}^{3} g_{mP} g_{mN} \left(g_{m2} + g_{m1}\right)} \approx 1 \quad (25)$$

$$\beta_2 = \frac{V_X}{V_{Y2}} = -\frac{r_N^3 r_P^3 g_{mP} g_{mN} \left(g_{m4} + g_{m3}\right)}{\left(r_P + r_N\right)^3 + r_N^3 r_P^3 g_{mP} g_{mN} \left(g_{m4} + g_{m3}\right)} \approx -1 (26)$$

$$\beta_{3} = \frac{V_{X}}{V_{Y3}} = \frac{r_{N}^{3} r_{P}^{3} g_{mP} g_{mN} \left(g_{m4} + g_{m3}\right)}{\left(r_{P} + r_{N}\right)^{3} + r_{N}^{3} r_{P}^{3} g_{mP} g_{mN} \left(g_{m4} + g_{m3}\right)} \approx 1 \quad (27)$$

The current transfer ratio  $\alpha$  is equal to

$$\alpha \approx 1$$
 (28)

The parasitic resistance of the X terminal is given by

$$R_{X} = \frac{V_{X}}{I_{X}} = \frac{r_{N}r_{P}\left(r_{N} + r_{P}\right)^{2}}{\left(r_{N} + r_{P}\right)^{3} + r_{N}^{3}r_{P}^{3}g_{mN}\left(g_{mP}g_{m4} + g_{mN}g_{m3}\right)}$$
(39)

In order to stabilize the bandwidth of proposed DDCC circuit, compensation impedances in form of a resistance R in series with a capacitor C have been integrated as presented in Fig. 5. By considering the compensation impedances, the voltage transfer expression of proposed DDCC circuit is characterized by seven poles ( $\omega_{p1}, \omega_{p2}, \omega_{p3}, \omega_{p4}, \omega_{p5}, \omega_{p6}, \omega_{p7}$ ) and seven zeros ( $\omega_{z1}, \omega_{z2}, \omega_{z3}, \omega_{z4}, \omega_{p5}, \omega_{z6}, \omega_{z7}$ ), as given by

$$A_{V} = \frac{V_{X}}{V_{Y_{1}} - V_{Y_{2}} + V_{Y_{3}}} = A_{0} \frac{\prod_{i=z_{1}}^{z_{7}} \left(1 + \frac{s}{\omega_{i}}\right)}{\prod_{i=p_{1}}^{p_{7}} \left(1 + \frac{s}{\omega_{j}}\right)}$$
(30)

By substituting  $s=j\omega$  and at  $\omega=\omega_H$ , the squared magnitude of transfer function is given by

$$|A_{V}(j\omega_{H})|^{2} = \frac{\prod_{i=z1}^{z7} \left(1 + \frac{\omega_{H}^{2}}{\omega_{i}^{2}}\right)}{\prod_{j=p1}^{p7} \left(1 + \frac{\omega_{H}^{2}}{\omega_{j}^{2}}\right)} = \frac{1}{2}$$
(31)

The expression of  $\omega_H$  can be given by [21], [22]:

$$\omega_{H} \approx \frac{1}{\sqrt{\left(\sum_{i=p1}^{p7} \frac{1}{\omega_{i}^{2}}\right) - 2\left(\sum_{j=z1}^{z7} \frac{1}{\omega_{j}^{2}}\right)}}$$
(32)

By considering these approximations ( $\omega_{p1} << \omega_{p2} << \cdots << \omega_{p7}$  and  $\omega_{z1} << \omega_{z2} << \cdots << \omega_{z7}$ ), the cut-off frequency of proposed differential difference current conveyor DDCC is roughly equal to the cut-off frequency of the first pole.

$$f_{H} = f_{p1} = \frac{2r_{N}^{3}r_{P}^{3}g_{mN}^{3}}{2\pi \left( \frac{(5Rr_{P} + 5Rr_{N} + 3r_{N}r_{P})(r_{N} + r_{P})^{2}}{+14r_{N}^{3}r_{P}^{3}g_{mN}^{3}R} \right)}C$$
(33)

TABLE I. TRANSISTOR ASPECT RATIOS OF PROPOSED DDCC CIRCUIT

| Transistor                              | $W(\mu m)/L(\mu m)$ |
|-----------------------------------------|---------------------|
| M1, M2, M3, M4                          | 5/0.18              |
| M5, M6, M7, M8, M12, M13, M14, M15, M20 | 3/0.18              |
| M9, M10, M11, M16, M17, M18, M19        | 10/0.18             |
| M1a, M1b, M1c, M1d                      | 2/0.18              |
| M2a, M2b, M2c, M2d                      | 40/0.18             |
| M3a, M3b, M3c, M3d, M4a, M4b, M4c, M4d  | 0.27/0.3            |
| M5a, M5b, M5c, M5d                      | 0.4/0.18            |



Fig. 8. Frequency responses of current and voltage gains.

#### B. Simulation Results

The performance of the proposed DDCC circuit is verified by performing TSPICE simulations with supply voltages  $\pm 0.8$  V using 0.18  $\mu$ m TSMC CMOS technology. The transistor aspect ratios are given in Table I.

The DC voltage characteristics between Y-terminals and X-terminal are presented in Fig. 6. The output voltages obtained to X-terminal according to  $V_{Y1}-V_{Y2}+V_{Y3}$ show a common dynamic range extended from -0.62 V to 0.62 V with offset voltage less than 12  $\mu$ V. The variation of output current  $I_Z$  versus the current  $I_X$  is shown in Fig. 7. With grounded Y terminals and a load resistance of about 1 k $\Omega$ , the current follower characteristic presents a maximum offset current of 12.2 nA with the boundary linear range from  $-350 \ \mu$ A to 350  $\mu$ A.

The frequency response of voltage gains  $(V_X/V_{Y1}, V_X/V_{Y2}, V_X/V_{Y3})$  and current gain  $(I_Z/I_X)$  are plotted in Fig. 8. The cutoff frequencies of the voltage gains obtained without load are about 558 MHz and unity gains at low

frequencies. The frequency response of current gain shows a unit gain and a cutoff frequency about 563 MHz with load resistance about  $1 \text{ k}\Omega$ . The frequency characteristics of parasitic impedance at X terminal are presented in Fig 9. This circuit shows a resistive behaviors about  $6.86 \Omega$  up to 10 MHz. The power consumption of DDCC circuit is about 472  $\mu$ W.

Fig. 10 shows the variations of total harmonic distortion (THD) of output voltage  $V_X$  for different peak



Fig. 9. Frequency response of parasitic impedance  $Z_{X}$ .



Fig. 10. THD of voltage follower with 10 kHz and 1 MHz.

to peak differential input voltage amplitudes with 10 kHz and 1 MHz frequency.

Table II shows an impartial comparison between the proposed DDCC circuit and other proposed in the literature. It is obvious that our circuit is characterized by a large dynamic range, good accuracy as well as low parasitic resistance at X-terminal.

# IV. CONTROLLED VOLTAGE MODE INSTRUMENTATION AMPLIFIER (VMIA)

#### A. Circuit Description

The schematic diagram for the proposed voltage mode instrumentation amplifier circuit is presented in Fig 11. It is composed of one differential difference current conveyor circuit (DDCC) and two grounded resistances.

Considering the ideal case for DDCC circuit, the routine analysis yields the following transfer function:

$$V_{OUT} = A_0 \left( V_{IN1} - V_{IN2} \right)$$
(34)

where the gain  $A_0$  is equal to the ratio  $R_2/R_1$ .



Fig. 11. Voltage mode instrumentation amplifier circuit (VMIA).

Taking into account the non-ideal gains of DDCC circuit, (34) becomes:

$$V_{OUT} = \alpha A_0 \left( \beta_1 V_{IN1} - \beta_2 V_{IN2} \right) \tag{35}$$

TABLE II. PERFORMANCE PARAMETERS COMPARISON OF PROPOSED DDCC CIRCUIT WITH OTHER REPORTED IN THE LITERATURE

|                           |                | Differential difference current conveyor DDCC |             |      |        |            |              |            |
|---------------------------|----------------|-----------------------------------------------|-------------|------|--------|------------|--------------|------------|
| Parameters                | Units          | [23]                                          | [24]        | [25] | [26]   | [27]       | [28]         | Proposed   |
|                           |                | 2012                                          | 2013        | 2010 | 2010   | 2016       | 2011         | circuit    |
| Technology CMOS           | μm             | 0.18                                          | 0.18        | 0.25 | 0.25   | 0.25       | 0.25         | 0.18       |
| Supply voltage            | V              | ±0.9                                          | ±0.3        | ±1.5 | ±1.5   | ±1.25      | ±1.25        | $\pm 0.8$  |
| DC voltage range          | V              |                                               | ±0.15       | ±0.9 |        |            | ±0.3         | ±0.62      |
| Voltage offset            | mV             |                                               | < 0.093     | 1.36 |        |            |              | 0.012      |
| Bandwidth of voltage      | MHz            | 588.84                                        | 27          | 120  | 80     | 291        | 100          | 559.12     |
| transfer gain VX/VY1,     |                |                                               |             |      |        | 312        |              | 558.54     |
| VX/VY2, VX/VY3            |                |                                               |             |      |        |            |              | 558.30     |
| Voltage gain              |                | 0.99                                          | 1           | 1    |        |            | 1            | 1          |
| DC current range          | mA             |                                               | $\pm 0.008$ | ±1   |        |            | $\pm 0.1$    | ±0.35      |
| Current offset            | nA             |                                               | <3          |      |        |            |              | 6.02       |
| Bandwidth of current      | MHz            | 605.86                                        | 27          | 85   | 80     | 513        | 100          | 562.85     |
| transfer gain             |                |                                               |             |      |        |            |              |            |
| Current gain              |                | 0.99                                          | 1           | 1    |        |            | 1            | 1          |
| Node X parasitic          | $\Omega/\mu H$ | 150.2/4.16                                    | 1600/270    | 9/   | 600/   | 3/1.8      | 1-12k        | 6.36/237.9 |
| impedance: RX/LX          |                |                                               |             |      |        |            | (0.1-100 µA) |            |
| Node Z parasitic          | MΩ/pF          | 5.03/24                                       | 10.38/0.13  |      | 0.014/ | 0.25 10-3, |              | 6.23/31.5  |
| impedance: RZ/CZ          |                |                                               |             |      |        | 50         |              |            |
| Node Y1, Y2, Y3 parasitic | GΩ/fF          | 29.08 103/3.86                                | 130/5       |      |        | ∞/15.5     |              | ∞/12.4     |
| impedances: RY/CY         |                |                                               | 119/5       |      |        | ∞/21.5     |              | ∞/12.51    |
|                           |                |                                               | 119/5       |      |        |            |              | ∞/12.68    |
| Power consumption         | μW             | 462                                           | 18.6        | 1740 | 2000   | 930        | 1350         | 472        |

From this expression, the differential-mode gain (ADM) and the common-mode gain (ACM) are respectively given by

$$A_{DM} = \frac{\alpha}{2} A_0 \left(\beta_1 + \beta_2\right) \tag{36}$$

$$A_{CM} = \alpha A_0 \left( \beta_1 - \beta_2 \right) \tag{37}$$

The common-mode rejection ratio CMRR is computed as follows:

$$CMRR = \left| \frac{A_{DM}}{A_{CM}} \right| = \frac{1}{2} \left| \frac{\beta_1 + \beta_2}{\beta_1 - \beta_2} \right|$$
(38)

It is clear from this expression that the CMRR is independent of gain, which is a desired situation. The active and passive element sensitivities are evaluated as

$$\begin{split} S_{V_{OUT}}^{A_0} = & 1, \ S_{V_{OUT}}^{V_{IN1}} = \frac{V_{IN1}}{V_{IN1} - V_{IN2}}, \ S_{V_{OUT}}^{V_{IN2}} = \frac{V_{IN2}}{V_{IN2} - V_{IN1}} \\ S_{V_{OUT}}^{\alpha} = & 1, \ S_{V_{OUT}}^{\beta_1} = \frac{\beta_1 V_{IN1}}{\beta_1 V_{IN1} - \beta_2 V_{IN2}}, \\ S_{V_{OUT}}^{V_{IN2}} = \frac{\beta_2 V_{IN2}}{\beta_2 V_{IN2} - \beta_1 V_{IN1}} \end{split}$$

The presences of parasitic impedances include effects not only on the gain but also on the value of the bandwidth. The proposed VMIA circuit considering the present of parasitic elements is shown in Fig. 12.

If only parasitic impedances of DDCC are considered into account, the expression (34) is become

$$V_{OUT} = \frac{R_Z / R_2}{R_1 + R_X} \frac{1}{1 + sC_Z \left(R_Z / R_2\right)} \left(V_{IN1} - V_{IN2}\right) \quad (39)$$

where the gain  $A_V$  of instrumentation amplifier as well as the bandwidth  $\omega_c$ , where it equal to infinity in the ideal case, are given respectively by

$$A_{V} = \frac{R_{Z} / / R_{2}}{R_{1} + R_{X}} \tag{40}$$

$$\omega_c = \frac{1}{C_Z \left( R_Z / / R_2 \right)} \tag{41}$$

In the order to make the gain of proposed VMIA controllable, the passive grounded resistances  $R_1$  and  $R_2$  are replaced by two active resistances structure based on MOS transistors, as shown in Fig. 13.



Fig. 12. Instrumentation amplifier circuit considering the present of parasitic elements



Fig. 13. Active resistance controlled by bias current  $I_0$ .



Fig. 14. Variation of active resistor values according by bias current  $I_0$ .

The active resistance circuit is composed by a mixed trans-linear loop (M1, M2, M3, M4), two current mirrors (M5, M6 and M7, M8, M9), two current sources (M10, M12) and a bias current  $I_0$  [29]. Assuming that all transistors are operated in saturation region, the relationship between current I<sub>R</sub> and voltage  $V_R$  is given by:

$$\frac{V_R}{I_R} = R = \frac{1}{\sqrt{2I_0 C_{ox}} \left( \sqrt{\mu_p \left(\frac{W}{L}\right)_{M4}} + \sqrt{\mu_p \left(\frac{W}{L}\right)_{M2}} \right)} \quad (42)$$

In the above equation, the resistance variation is inversely proportional to the variation of bias current  $I_0$ . To confirm this result, the active resistance circuit is simulated by  $\pm 0.8$  V supply voltage and the aspect ratios (*W/L*) of the MOS transistors were taken as 30 µm/0.18 µm for M1-M2, 60 µm/0.18 µm for M3-M4, 0.27 µm/0.18 µm for M7-M9 and 10 µm/0.18 µm for M5-M6. Fig. 14 shows the variation of the resistance as a function of the bias current  $I_0$ .

The proposed instrumentation amplifier is simulated for differential voltage gain by fixed the bias current of resistance  $R_2$  to 5µA and varied the bias current of resistance  $R_1$  by 5µA, 10µA, 20µA, 40µA, 60µA, 80µA, and 100µA, respectively. The variation of the differential gains as a function of frequency is shown in Fig. 15. It is clear that the simulated gains are equal to 0 dB, 4.95 dB, 9.73 dB, 12.46 dB, 15.01 dB, 17.67 dB and 19.15 dB, respectively. Also, these variations have a wide bandwidth equal to 83 MHz and independent to gain variations.



Fig. 16 displays the DC gain of the instrumentation amplifier where a bias current of transistor  $R_1$  fixed to 100  $\mu$ A and the bias current of resistance  $R_2$  varied of 40  $\mu$ A, 60  $\mu$ A, 80  $\mu$ A and 100  $\mu$ A.

The CMRR frequency response is shown in Fig. 17. In this figure, we see that the CMRR has a high value equal to 146 dB for low frequency at 100 kHz.

To observe the incompatibility of active resistance on the instrumentation amplifier's gain, a Monte-Carlo analysis is performed by selecting the bias current values of two resistances  $R_1$  and  $R_2$  to 100  $\mu$ A with a 10% Gaussian deviation for 100 simulation runs. The

statistical result in histogram is shown in Fig. 18 where the maximum, median and minimum numbers of circuit were found as 1, 0.98 and 0.97, respectively.



A comparison between the proposed circuit and others structures of instrumentation amplifiers presented in the literature is given in Table III.

Our amplifier has remarkable advantages over other circuits at the wide bandwidth, and the low supply voltage while maintaining a simple structure and a current controlled gain. Also the CMRR of the proposed circuit is higher than those of [30] but it is smaller than those of [31] while keeping a low consumption power.



Fig. 18. Statistical results of Monte-Carlo analysis for VMIA with 10% deviation bias current *I*<sub>0</sub>.

| Reference   | Technology   | Supply      | Bandwidth | CMRR | Power consumption | Nr. of active | Passive   |
|-------------|--------------|-------------|-----------|------|-------------------|---------------|-----------|
|             | CMOS         | voltage (V) | (MHz)     | (dB) | (mW)              | devises       | component |
| [30]        | 0.35 µm TSMC | ±3.3        | 70        | 142  | 0.519             | 2 CCCII       | No        |
| [31]        | 0.35 µm TSMC | $\pm 0.75$  | 90        | 200  | 3.5               | 3 CCCII       | Yes       |
| [32]        | 0.25 µm TSMC | ±1.5        | 8         |      | 1.74              | 1 DVCC        | Yes       |
| [33]        | 1.5 µm AMS   | ±2.5        | 0.11      | 150  |                   | 3 OPA         | Yes       |
| Proposed IA | 0.18 µm TSMC | $\pm 0.8$   | 83        | 146  | 0.492             | 1 DDCC        | No        |

TABLE III. COMPARISON BETWEEN PROPOSED INSTRUMENTATION AMPLIFIER AND OTHERS PRESENTED IN THE LITERATURE

# V. CONCLUSION

A new CMOS realization for differential difference current conveyor circuit DDCC has presented in this paper. By using adaptive biasing circuit instead of use simple the constant bias current source, this circuit is characterized by large voltage mode and current mode dynamic ranges about  $\pm 0.62$  V and  $\pm 0.35$  mA respectively with low parasitic resistance  $R_X$  (6.86  $\Omega$ ).

The frequency responses of DDCC circuit show cut-off frequencies around 560 MHz with unity gain. The power consumption of circuit is about 472  $\mu$ W.

As application, a voltage mode instrumentation amplifier circuit composed by one DDCC circuit and two grounded active resistances has proposed. This VMIA circuit is characterized by controllable gain, wide bandwidth (83 MHz), a high common-mode rejection ratio (CMRR) about 146 dB for different values of gain. The simulation results of proposed controlled VMIA are verified with TSPICE using  $0.18 \mu m$  TSMC CMOS technology. It has a good accuracy with the theoretical results where the power consumption is about 0.492 mW.

#### CONFLICT OF INTEREST

Please declare whether or not the submitted work was carried out with a conflict of interest. If yes, please state any personal, professional or financial relationships that could potentially be construed as a conflict of interest. If no, please add "The authors declare no conflict of interest".

#### AUTHOR CONTRIBUTIONS

Please state each author's contribution to this work, it can be up to several sentences long and should briefly describe the tasks of individual authors. e.g., Author A and Author B conducted the research; Author C and Author D analyzed the data; Author A and Author B wrote the paper; ...; all authors had approved the final version.

#### REFERENCES

- M. N. Anas, A. N. Norali, and W. Jun, "On-line monitoring and analysis of bioelectrical signals," *Procedia Computer Science*, vol. 42, pp. 365-371, 2014.
- [2] P. C. Petrantonakis and L. J. Hadjileontiadis, "A novel emotion elicitation index using frontal brain asymmetry for enhanced EEGbased emotion recognition," *IEEE Trans. on Information Technology in Biomedicine*, vol. 15, no. 5, pp. 737-746, May 2011.
- [3] S. Patel, H. Park, P. Bonato, L. Chan, and M. Rodgers, "A review of wearable sensors and systems with application in rehabilitation," *Journal of Neuro Engineering and Rehabilitation*, vol. 9, no. 21, pp. 1-17, April 2012.
- [4] A. A. Alhammadi, T. B. Nazzal, and S. A. Mahmoud, "A CMOS EEG detection system with a configurable analog frontend architecture," *Analog Integrated Circuits and Signal Processing*, vol. 89, no. 1, pp. 151–176, October 2016.
- [5] C. A. Prior, C. Rodrigues, A. L. Aita, J. B. Martins, and F. Vieira, "Design of an integrated low power high CMRR instrumentation amplifier for biomedical applications," *Analog Integrated Circuits* and Signal Processing, vol. 57, no. 1, pp. 11–17, November 2008.
- [6] W. Bai and Z. Zhu, "A 0.5-V power-efficient low-noise CMOS instrumentation amplifier for wireless biosensor," *Microelectronics Journal*, vol. 51, pp. 30-37, May 2016.
- [7] Y. Tseng, Y. Ho, S. Kao, and C. Su, "A 0.09 W low power frontend biopotential amplifier for biosignal recording," *IEEE Trans. on Biomedical Circuits and Systems*, vol. 6, no. 5, pp. 508-516, March 2012.
- [8] W. J. Su and F. J. Lidgey, "Common-mode rejection ratio in current-mode instrumentation amplifiers," *Analog Integrated Circuits and Signal Processing*, vol. 7, no. 3, pp. 257–260, May 1995.
- [9] E. Yuce, "Various current-mode and voltage-mode instrumentation amplifier topologies suitable for integration," *Journal of Circuits, Systems and Computers*, vol. 19, no. 3, pp. 689-699, 2010.
- [10] A. Voulkidou, S. Siskos, and T. Laopoulos, "Analysis and design of a chopped current mode instrumentation amplifier," *International Journal of Microelectronics and Computer Sciences*, vol. 4, no. 1, pp. 6-11, 2013.
- [11] G. Zamora-Mej á, J. Mart nez-Castillo, J. Miguel, R. P érez, and A. D. S ánchez, "A current mode instrumentation amplifier based on the flipped voltage follower in 0.50 µm CMOS," *Analog*

Integrated Circuits and Signal Processing, vol. 87, no. 3, pp. 389–398, June 2016.

- [12] S. Baswa, A. J. Lopez-Martin, R. G. Carvajal, and J. Ramirez-Angulo, "Low-voltage power-efficient adaptive biasing for CMOS amplifiers and buffers," *Electronics Letters*, vol. 40, no. 4, pp. 217 - 219, March 2004.
- [13] A. J. López-Mart n, S. Baswa, J. Ramirez-Angulo, and R. G. Carvajal, "Low-voltage super class AB CMOS OTA cells with very high slew rate and power efficiency," *IEEE Journal of Solid-State Circuits*, vol. 40, no. 5, pp. 1068-1077, May 2005.
- [14] T. Ettaghzouti, N. Hassen, and K. Besbes, "A novel low-voltage low-power CCII based on super class AB CMOS OTA cells and filter application," in *Proc. International Multi-Conference on Systems Signals and Devices*, Tunisia, 2015, pp. 1-6.
- [15] H. B. Gabbouj, N. Hassen, and K. Besbes, "Low voltage high gain linear class AB CMOS OTA with dc level input stage," *International Journal of Electrical, Computer, Energetic, Electronic and Communication Engineering*, vol. 5, no. 8, pp. 1022-1028, August 2011.
- [16] M. Jimenez-Fuentes, R. G. Carvajal, L. Acosta, C. Rubia-Marcos, A. Lopez-Martin, and J. Ramirez-Angulo, "A tunable highly linear CMOS transconductor with 80 dB of SFDR, Integration," *Integration, the VLSI Journal*, vol. 42, no. 3, pp. 277–285, June 2009.
- [17] R. G. Carvajal, J. Ram rez-Angulo, A. J. López-Mart n, A. Torralba, J. A. G. Galán, A. Carlosena, and F. M. Chavero, "The flipped voltage follower: A useful cell for low-voltage low-power circuit design," *IEEE Trans. on Circuits and Systems*, vol. 52, no. 7, pp. 1276-1291, June 2005.
- [18] U. Singh and M. Gupta, "High frequency flipped voltage follower with improved performance and its application," *Microelectronics Journal*, vol. 44, no. 12, pp 1175–1192, December 2013.
- [19] C. Muñiz-Montero, L. A. Sánchez-Gaspariano, J. J. Camacho-Escoto, L. A. Villa-Vargas, H. Molina-Lozano, and J. E. Molinar-Sol ś, "A 90 μm × 64 μm 225 μW class-AB CMOS differential flipped voltage follower with output driving capability up to 100 pF," *Microelectronics Journal*, vol. 44, no. 10, pp. 930-940, October 2013.
- [20] W. Chiu, S. I. Liu, H. W. Tsao, and J. J. Chen, "CMOS differential difference current conveyor and their applications," *IEE Proceedings—Circuits Devices Systems*, vol. 143, no. 2, pp. 91–96, April 1996.
- [21] T. Ettaghzouti, N. Hassen, K. Garradhi, and K Besbes, "Wide bandwidth CMOS four-quadrant mixed mode analogue multiplier using a second generation current conveyor circuit," *Turkish Journal of Electrical Engineering & Computer Sciences*, vol. 26, pp. 1708-179, April 2018.
- [22] N. Hassen, T. Ettaghzouti, K. Garradhi, and K. Besbes, "MISO current mode bi-quadratic filter employing high performance inverting second generation current conveyor circuit," *International Journal of Electronics and Communications*, vol. 82, pp. 191-201, December 2017.
- [23] H. Chen, "Tunable versatile current-mode universal filter based on plus-type DVCCs," *International Journal of Electronics and Communications*, vol. 66, no. 4, pp. 332–339, April 2012.
- [24] A. P. Naik and N. M. Devashrayee, "Characterization of a CMOS differential current conveyor using 0.25 μm technology," *International Journal of Advanced Engineering and Applications*, 177–182, January 2010.
- [25] T. M. Hassan and S. A. Mahmoud, "New CMOS DVCC realization and applications to instrumentation amplifier and active-RC filters," *International Journal of Electronics and Communications*, vol. 64, no. 1, pp. 47–55, January 2010.
- [26] F. Khateb, M. Kumngern, V. Spyridon, and C. Psychalinos, "Differential difference current conveyor using bulk-driven technique for ultra-low-voltage applications," *Circuits, Systems,* and Signal Processing, vol. 33, no. 1, pp. 159–176, June 2013.
- [27] M. A. Ibrahim, E. Yuce, and S. Minaei, "A new DVCC-based fully cascadable voltage-mode full-wave rectifier," *Journal of Computational Electronics*, vol. 15, no. 4, pp. 1440–1449, December 2016.

- [28] P. Prommee and M. Somdunyakanok, "CMOS-based currentcontrolled DDCC and its applications to capacitance multiplier and universal filter," *International Journal of Electronics and Communications*, vol. 65, no. 1, pp 1-8, January 2011.
- [29] T. Ettaghzouti, N. Hassen, and K. Besbes, "High frequency controlled universal current mode filter using second generation conveyor CCII," *International Journal of Advances in Computer* and Electronics Engineering, vol. 2, no. 3, pp. 11-16, March 2017.
- [30] H. Ercan, S. A. Tekin, and M. Alci, "Voltage- and currentcontrolled high CMRR instrumentation amplifier using CMOS current conveyors," *Turkish Journal of Electrical Engineering and Computer Sciences*, vol. 20, no. 4, pp. 547- 556, 2012.
- [31] Z. M'harzi, M. Alami, and F. Temcamani, "Low voltage, high CMRR, and wide bandwidth novel current mode current controlled instrumentation amplifier," *Analog Integrated Circuits* and Signal Processing, vol. 90, no. 1, pp. 199–205, January 2016.
- [32] T. M. Hassan and S. A. Mahmoud, "New CMOS DVCC realization and applications to instrumentation amplifier and active-RC filters," *International Journal of Electronics and Communications*, vol. 64, no. 1, pp. 47-55, January 2010.
- [33] C. A. Prior, C. R. Rodrigues, A. L. Aita, J. B. S. Martins, and F. C. B. Vieira, "Design of an integrated low power high CMRR instrumentation amplifier for biomedical applications," *Analog Integrated Circuit Signal Processing*, vol. 57, no. 1, pp. 11-17, November 2008.

Copyright © 2020 by the authors. This is an open access article distributed under the Creative Commons Attribution License (CC BY-NC-ND 4.0), which permits use, distribution and reproduction in any medium, provided that the article is properly cited, the use is non-commercial and no modifications or adaptations are made.



**T. Ettaghzouti** was born in Tozeur, Tunisia, in 1983. She received the B.S. degree from the Faculty of Sciences of Monastir, University of Monastir in 2008, the M.S. degree in 2010 and the Ph.D. degree in 2016 from the same university at the Microelectronic and Instrumentation Laboratory.

From 2008, she has worked as a researcher in Microelectronics and Instrumentation Laboratory, University of Monastir, Tunisia.

In 2010, she joined the Faculty of Sciences of Monastir as an assistant professor of physics and electronics. Currently, she is assistant professor of physic, microelectronics and electronics to Faculty of Arts and

Sciences, Jouf University, Saudi Arabia. She is focusing on the implementation low voltage - low power mixed and analog circuits.



**M. Bchir** was born in Monastir, Tunisia in 1991.She received the B.S. and the M.S degrees from Higher Institute of Computer Sciences and Mathematics of Monastir in 2012 and 2014 respectively. She is now pursuing her PhD at the Faculty of Sciences of Monastir. Her interest is designing low voltage low power analog circuit in current mode



**N. HASSEN** was born in 1961 in Moknine, Tunisia. He received the B.S. degree in EEA from the University of Aix-Marseille I, France in 1990, the M.S. degree in electronics in 1991 and the Ph.D. degree in 1995 from the University Louis Pasteur of Strasbourg, France. From 1991 to 1996, he has worked as a researcher in CCD digital camera design. He implemented IRDS new technique radiuses CCD noise at CRN of GOA in Strasbourg. In

1995, he joined the Faculty of Sciences of Monastir as an assistant professor of physics and electronics. Since 1997, he has worked as researcher in mixed-signals neural networks. Currently, he is a professor of microelectronics and electronics to ISIMM University of Monastir. He is focusing on the implementation low voltage - low power mixed and analog circuits.